# 5. The Role of Binary Numbers in Computer Architecture

Binary Number system is a base 2 which uses only two digits 0 and 1. In this system we represent sequence of these two digits as (1001)<sub>2</sub>.

Computers use the binary system because it directly corresponds to the two states of electronic circuits:

- 0 represents low voltage (Off state)
- 1 represents high voltage (On state)

In digital circuits, these states od 0s and 1s are managed using transistors, where:

- 1 indicates the presence of an electrical current (high state).
- 0 indicates the absence of an electrical current (low state).

https://www.geeksforgeeks.org/binary-number-system/#binary-number-system

https://www.techtarget.com/whatis/definition/binary

In computing, data is represented in units of 8 bits, also known as a byte. A byte can store values that range from 0 to 255 (in decimal), allowing it to represent characters, numbers, and symbols in various encoding standards, such as ASCII (American Standard Code for Information Interchange) like:

| Binary  | ASCII(characters) |
|---------|-------------------|
| 1000001 | A                 |
| 1111010 | Z                 |

https://www.bbc.co.uk/bitesize/guides/zfspfcw/revision/7

This binary encoding enables computers to store and process text, numerical values, and symbols efficiently.

Thus, in computer architecture, the binary number system is fundamental for representing characters, performing data operations, and encoding information across different computational processes.

| BINARY   | DECIMAL | HEXADECIMAL | SYMBOL   | BINARY   | DECIMAL | HEXADECIMAL | SYMBOL |
|----------|---------|-------------|----------|----------|---------|-------------|--------|
| 010 0000 | 32      | 20          | SPACE    | 101 0000 | 80      | 50          | P      |
| 010 0001 | 33      | 21          | !        | 101 0001 | 81      | 51          | Q      |
| 010 0010 | 34      | 22          | 44       | 101 0010 | 82      | 52          | R      |
| 010 0011 | 35      | 23          | #        | 101 0011 | 83      | 53          | S      |
| 010 0100 | 36      | 24          | \$       | 101 0100 | 84      | 54          | T      |
| 010 0101 | 37      | 25          | %        | 101 0101 | 85      | 55          | U      |
| 010 0110 | 38      | 26          | &        | 101 0110 | 86      | 56          | V      |
| 010 0111 | 39      | 27          |          | 101 0111 | 87      | 57          | W      |
| 010 1000 | 40      | 28          | (        | 101 1000 | 88      | 58          | Х      |
| 010 1001 | 41      | 29          | )        | 101 1001 | 89      | 59          | Υ      |
| 010 1010 | 42      | 2A          | *        | 101 1010 | 90      | 5 <b>A</b>  | Z      |
| 010 1011 | 43      | 2B          | +        | 101 1011 | 91      | 5B          | ]      |
| 010 1100 | 44      | 2C          | ,        | 101 1100 | 92      | 5C          | \      |
| 010 1101 | 45      | 2D          | -        | 101 1101 | 93      | 5D          | ]      |
| 010 1110 | 46      | 2E          |          | 101 1110 | 94      | 5E          | ^      |
| 010 1111 | 47      | 2F          | /        | 101 1111 | 95      | 5F          | _      |
| 011 0000 | 48      | 30          | 0        | 110 0000 | 96      | 60          | `      |
| 011 0001 | 49      | 31          | 1        | 110 0001 | 97      | 61          | a      |
| 011 0010 | 50      | 32          | 2        | 110 0010 | 98      | 62          | b      |
| 011 0011 | 51      | 33          | 3        | 110 0011 | 99      | 63          | С      |
| 011 0100 | 52      | 34          | 4        | 110 0100 | 100     | 64          | d      |
| 011 0101 | 53      | 35          | 5        | 110 0101 | 101     | 65          | e      |
| 011 0110 | 54      | 36          | 6        | 110 0110 | 102     | 66          | f      |
| 011 0111 | 55      | 37          | 7        | 110 0111 | 103     | 67          | g      |
| 011 1000 | 56      | 38          | 8        | 110 1000 | 104     | 68          | h      |
| 011 1001 | 57      | 39          | 9        | 110 1001 | 105     | 69          | i      |
| 011 1010 | 58      | 3 <b>A</b>  | :        | 110 1010 | 106     | 6A          | j      |
| 011 1011 | 59      | 3B          | ;        | 110 1011 | 107     | 6B          | k      |
| 011 1100 | 60      | 3C          | <        | 110 1100 | 108     | 6C          | 1      |
| 011 1101 | 61      | 3D          | =        | 110 1101 | 109     | 6D          | m      |
| 011 1110 | 62      | 3E          | >        | 110 1110 | 110     | 6E          | n      |
| 011 1111 | 63      | 3F          | ?        | 110 1111 | 111     | 6F          | 0      |
| 100 0000 | 64      | 40          | <b>a</b> | 111 0000 | 112     | 70          | р      |
| 100 0001 | 65      | 41          | А        | 111 0001 | 113     | 71          | q      |
| 100 0010 | 66      | 42          | В        | 111 0010 | 114     | 72          | r      |
| 100 0011 | 67      | 43          | С        | 111 0011 | 115     | 73          | s      |
| 100 0100 | 68      | 44          | D        | 111 0100 | 116     | 74          | t      |
| 100 0101 | 69      | 45          | Е        | 111 0101 | 117     | 75          | u      |
| 100 0110 | 70      | 46          | F        | 111 0110 | 118     | 76          | V      |
| 100 0111 | 71      | 47          | G        | 111 0111 | 119     | 77          | W      |
| 100 1000 | 72      | 48          | Н        | 111 1000 | 120     | 78          | Х      |
| 100 1001 | 73      | 49          | ı        | 111 1001 | 121     | 79          | у      |
| 100 1010 | 74      | 4A          | J        | 111 1010 | 122     | 7 <b>A</b>  | Z      |
| 100 1011 | 75      | 4B          | K        | 111 1011 | 123     | 7B          | {      |
| 100 1100 | 76      | 4C          | L        | 111 1100 | 124     | 7C          | Ī      |
| 100 1101 | 77      | 4D          | М        | 111 1101 | 125     | 7D          | }      |
| 100 1110 | 78      | 4E          | N        | 111 1110 | 126     | 7E          | ~      |

Image source: <a href="https://www.techtarget.com/whatis/definition/binary">https://www.techtarget.com/whatis/definition/binary</a>

Image link: https://www.techtarget.com/rms/onlineimages/printing\_ascii\_control\_characters-

f.png

# The Role of binary in computer architectures

Binary can be used in representing and storing data, performing calculations, retrieving data and controlling and organizing tasks. Since there is only two state 0 as low voltage "off" and 1 as high voltage "on" state, we can use this feature of binary to perform calculations using components like transiters and circuits.

We can also represent signed numbers using representations like sign and magnitude representation, 1's compliment and 2's compliment. Of all, Two's complement is commonly favored in contemporary systems due to its advantages over other methods. It simplifies arithmetic operations and eliminates the issue of having two representations for zero.

https://www.geeksforgeeks.org/binary-representations-in-digital-logic/

https://eepower.com/technical-articles/digital-electronics-basics-digital-binary-operation/

# **Binary bit Operations:**

- Addition:
  - 1 + 1 = 0, 1 carried over
  - -1+0=1
  - 0 + 0 = 0

### Example:

- **Ones column:** 1 + 1 = 10 (write down 0, carry-over 1)
- **Twos column:** 0 + 1 + 1 = 10 (write down 0, carry-over 1)
- Fours column: 1 + 0 + 1 = 10 (write down 0, carry-over 1)
- **Eights column:** 1 + 1 + 1 = 11 (write down 1, carry-over 1)
- Sixteenths column: 1 (write down 1), exceeds the current bit size.

Addition can be performed in computing with the help of half adders and full adders.



Image Source: <a href="https://www.geeksforgeeks.org/half-adder-in-digital-logic/">https://www.geeksforgeeks.org/half-adder-in-digital-logic/</a> Image link: <a href="https://media.geeksforgeeks.org/wp-content/cdn-uploads/Half-Adder.jpg">https://media.geeksforgeeks.org/wp-content/cdn-uploads/Half-Adder.jpg</a>

## • Multiplication:

- 1 x 1 = 1,
- $-1 \times 0 = 0$
- $0 \times 0 = 0$

| 1 0 1 1.0 1<br>1 1 0.1 |                         |
|------------------------|-------------------------|
| 101101                 |                         |
| 0101101                | First Intermediate sum  |
| 11100001<br>101101     | Second Intermediate Sum |
| 001001001              | Final Sum               |

Admin. (2020, July 29). Binary Multiplication (Rules and Solved Examples). BYJUS.

https://byjus.com/maths/binary-multiplication/

### A2 A1 A0 B1 B0



### Image source:

Cluster-based evolutionary design of digital circuits using all improved multi-expression programming - Scientific Figure on ResearchGate. Available from:

https://www.researchgate.net/figure/Evolved-3x2-bit-multiplier-13-gates-with-4-levels-using-and-and-with-one-input\_fig1\_220742040 [accessed 14 Mar 2025]

#### Subtraction

- 1. Find the two's complement of the subtrahend
  - Invert all bits (one's complement).
  - Add 1 to the inverted bits
- 2. Add the result to the minuend
- 3. If there is a carry-out, discard it.
- 4. If no carry-out occurs, the result is negative (already in two's complement form)

## Example: 7 - 5 in Binary in following steps:

- 1. Convert Numbers to Binary
  - $7 \rightarrow 0111$
  - $5 \rightarrow 0101$
- 2. Find Two's Complement of 5

Invert all bits of 5:  $0101 \rightarrow 1010$ 

Add 1: 1010 + 1 = 1011

3. Add to 7

0111 (7) + 1011 (-5 in two's complement) ------1|0010 (Ignore carry-out → Final answer: 0010)

In digital logic, subtraction is possible through addition.



McBride, M. (n.d.). GraphicMaths - Creating a subtractor with logic gates.

https://graphicmaths.com/computer-science/logic/subtractor/

#### Division

There are various ways of achieving division in digital logics, like:

- 1. Restoring Division Algorithm:
  - Involves repeated subtraction of the divisor from the dividend.
  - Restores the previous value if the result is negative.
  - Utilizes subtractors and control logic in the Arithmetic Logic Unit (ALU).
- 2. Non-Restoring Division Algorithm:
  - Enhances efficiency by eliminating the restore step.
  - Adjusts the quotient based on the sign of the remainder.
  - Incorporates adders and control units for sign evaluations.
- 3. Newton-Raphson Division:
  - An iterative method that approximates the reciprocal of the divisor.
  - Multiplies the reciprocal by the dividend to obtain the quotient.
  - Requires multipliers and adders to perform iterative calculations.
- 4. Goldschmidt Division:
  - Transforms division into a multiplication problem.
  - Simultaneously scales the dividend and divisor to converge the divisor to 1.
  - Uses parallel multipliers to enhance computation speed.

Example, Divide 13 by 3 in Binary Dividend  $(13_{10}) = 1101_2$ 

Divisor  $(3_{10}) = 11_2$ 

Using **restoring division** algorithm in the following steps:

#### 1. Initialize:

Dividend: 1101<sub>2</sub> Divisor: 11<sub>2</sub>

Quotient: 0000 (initially zero) Remainder: 0000 (initially zero)

#### 2. Bring down the first bit of the dividend.

Remainder: 110 (first three bits of dividend)

Perform subtraction: 110 - 11 = 01

Quotient: 1 (since subtraction was successful, we write 1)

## 3. Bring down the next bit of the dividend.

Remainder: 010 (bring down next bit, which is 0) Perform subtraction: 010 - 11 (this goes negative)

Restore the remainder: Return to 110 (previous remainder) Quotient: 10 (since subtraction went negative, we write 0)

## 4. Bring down the final bit of the dividend.

Remainder: 110 (bring down the final bit, which is 1)

Perform subtraction: 110 - 11 = 01

Quotient: 101 (successful subtraction, so write 1)

### 5. Final Result:

Quotient =  $101_2$  (which is 5 in decimal)

Remainder =  $1_2$  (which is 1 in decimal)



Division Circuit Using Reversible Logic Gates - Scientific Figure on ResearchGate. Available from: <a href="https://www.researchgate.net/figure/Proposed-reversible-8-bit-divider-circuit\_fig5\_324151648">https://www.researchgate.net/figure/Proposed-reversible-8-bit-divider-circuit\_fig5\_324151648</a> [accessed 14 Mar 2025]

# **Binary Arithmetic Implemented in Arithmetic Logic Unit (ALU)**

**ALU** is responsible for performing binary arithmetic and logical operation inside of a CPU. It can process addition, subtraction, multiplication, and division using logic gates, adders, and control circuits.

### **Major Components of the ALU for Binary Arithmetic:**

- 1. Half Adder & Full Adder (For Addition & Subtraction)
  - The Half Adder performs single-bit binary addition using XOR and AND gates.
  - The Full Adder extends this concept to multi-bit addition by handling carry-over bits.
  - Subtraction is done using Two's Complement, so subtraction circuits often use adders with inverters instead of separate subtractors.
- 2. Two's Complement Circuit (For Subtraction)
  - The ALU converts subtraction into addition by taking the two's complement of the subtrahend and adding it to the minuend.
  - Uses NOT gates (for bit inversion) and increment circuits (to add 1).
- 3. Shift-and-Add Multiplication (For Multiplication)
  - Multiplication is performed using bitwise shifting and addition.
  - The ALU checks each bit of the multiplier:
    - If 1, it adds the multiplicand.
    - If 0, it only shifts left (like long multiplication).
  - High-performance processors use Booth's Algorithm to optimize this process.
- 4. Restoring & Non-Restoring Division (For Division)
  - The ALU uses subtraction-based division algorithms like:
    - Restoring Division (restores remainder if negative).
    - Non-Restoring Division (avoids unnecessary restores for efficiency).
  - More advanced processors use Newton–Raphson and Goldschmidt algorithms for fast division.
- 5. Logic Gates (For Boolean Operations)
  - The ALU also performs logic operations like AND, OR, XOR, and NOT to manipulate binary values.
  - These operations are used for bitwise operations, comparisons, and decision-making in programs.

## **How ALU Executes Binary Arithmetic Step-by-Step**

- 1. Addition: Uses full adders to sum binary numbers, handling carry propagation.
- 2. Subtraction: Uses two's complement to convert subtraction into addition.
- 3. **Multiplication**: Uses shift-and-add method, optimized with Booth's Algorithm.
- 4. **Division**: Uses repeated subtraction or advanced division algorithms.
- 5. Logic Operations: Uses AND, OR, XOR, and NOT gates for bitwise computations.

Rao, R. (2024, November 23). Building a computer from scratch: Understanding Arithmetic Logic Unit #2. Medium. <a href="https://medium.com/%40ruthurao/building-a-computer-from-scratch-understanding-arithmetic-logic-unit-2-315ce860c972">https://medium.com/%40ruthurao/building-a-computer-from-scratch-understanding-arithmetic-logic-unit-2-315ce860c972</a>



Mixos. (2017, January 13). Inside the 74181 ALU chip: die photos and reverse engineering.

Electronics-Lab.com. <a href="https://www.electronics-lab.com/inside-74181-alu-chip-die-photos-reverse-engineering/">https://www.electronics-lab.com/inside-74181-alu-chip-die-photos-reverse-engineering/</a>